Test MP+dmb.sy+ctrl-rfi-[fr-rf]-addr-ctrl

AArch64 MP+dmb.sy+ctrl-rfi-[fr-rf]-addr-ctrl
"DMB.SYdWW Rfe DpCtrldW Rfi FrLeave RfBack DpAddrdR DpCtrldR Fre"
Cycle=Rfi FrLeave RfBack DpAddrdR DpCtrldR Fre DMB.SYdWW Rfe DpCtrldW
Relax=
Safe=Rfi Rfe Fre DMB.SYdWW DpAddrdR DpCtrldW DpCtrldR [FrLeave,RfBack]
Prefetch=0:x=F,0:y=W,1:y=F,1:x=T
Com=Rf Fr Rf
Orig=DMB.SYdWW Rfe DpCtrldW Rfi FrLeave RfBack DpAddrdR DpCtrldR Fre
{
0:X1=x; 0:X3=y;
1:X1=y; 1:X3=z; 1:X8=a; 1:X10=x;
2:X1=z;
}
 P0          | P1                  | P2          ;
 MOV W0,#1   | LDR W0,[X1]         | MOV W0,#2   ;
 STR W0,[X1] | CBNZ W0,LC00        | STR W0,[X1] ;
 DMB SY      | LC00:               |             ;
 MOV W2,#1   | MOV W2,#1           |             ;
 STR W2,[X3] | STR W2,[X3]         |             ;
             | LDR W4,[X3]         |             ;
             | LDR W5,[X3]         |             ;
             | EOR W6,W5,W5        |             ;
             | LDR W7,[X8,W6,SXTW] |             ;
             | CBNZ W7,LC01        |             ;
             | LC01:               |             ;
             | LDR W9,[X10]        |             ;
Observed
    z=2; y=1; x=1; 1:X9=0; 1:X5=2; 1:X4=1; 1:X0=1;